Nexperia NPIC6C595/596 Power Logic Shift Register

Nexperia NPIC6C595/596 Power Logic Shift Register is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register.

Features

  • Specified from -40°C to +125°C
  • Low RDSon
  • Eight Power EDNMOS transistor outputs of 100mA continuous current
  • 250mA current limit capability
  • Output clamping voltage 33V
  • 30mJ avalanche energy capability
  • Enhanced cascading for multiple stages
  • All registers cleared with single input
  • Low power consumption
  • ESD protection
  • HBM JDS-001 Class 2 exceeds 2500V
  • CDM JESD22-C101E exceeds 1000V

Applications

  • LED sign
  • Graphic status panel
  • Fault status indicator
發佈日期: 2014-11-21 | 更新日期: 2023-03-17