Nexperia 74LVC(H)16373A 16-Bit D-Type Transparent Latches

Nexperia 74LVC(H)16373A 16-Bit D-Type Transparent Latches feature separate D-type inputs with bus hold (74LVCH16373A only) for each latch and 3-state outputs for bus-oriented applications. One Latch Enable (LE) input and one Output Enable (OE) are provided for each octal. The inputs can be driven from either 3.3V or 5V devices, but when disabled, up to 5.5V can be applied to the outputs. These features allow the use of these devices in mixed 3.3V and 5V applications.

The Nexperia 74LVC(H)16373A 16-Bit D-Type Transparent Latches incorporate CMOS technology with low power consumption and multibyte flow-through standard pinout architecture. These devices consist of two sections of eight D-type transparent latches with 3-state true outputs. When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the latches are transparent. That is, the latch outputs change each time its corresponding D-input changes.

Features

  • 5V tolerant inputs/outputs for interfacing with 5V logic
  • Wide supply voltage range from 1.2V to 3.6V
  • CMOS low power consumption
  • Multibyte flow-through standard pinout architecture
  • Multiple low inductance supply pins for minimum noise and ground bounce
  • Direct interface with TTL levels
  • All data inputs have bus hold (74LVCH16373A-Q100 only)
  • Specified from -40°C to 85°C and from -40°C to 125°C temperature range
  • High-impedance when VCC=0V
  • Complies with JEDEC standard
    • JESD8-7A (1.65V to 1.95V)
    • JESD8-5A (2.3V to 2.7V)
    • JESD8-C/JESD36 (2.7V to 3.6V)
  • ESD protection
    • MIL-STD-883, method 3015 exceeds 2000V
    • HBM JESD22-A114F exceeds 2000V
    • MM JESD22-A115-A exceeds 200V (C=200pF, R=0Ω)
    • CDM ANSI/ESDA/Jedec JS-002 exceeds 1000V

Functional Diagram

Block Diagram - Nexperia 74LVC(H)16373A 16-Bit D-Type Transparent Latches
View Results ( 4 ) Page
零件編號 規格書 電路數 邏輯類型 邏輯系列 輸出行數 高電平輸出電流 傳播延遲時間 電源電壓 - 最小值 電源電壓 - 最大值 通道數 輸入行數 封裝/外殼
74LVCH16373ADGG:11 74LVCH16373ADGG:11 規格書 2 Circuit CMOS, TTL LVCH 16 Line - 24 mA 6 ns 1.2 V 3.6 V 2 Channel 16 Input TSSOP-48
74LVC16373ADGG,118 74LVC16373ADGG,118 規格書 2 Circuit CMOS LVC 16 Line - 24 mA 12 ns at 1.2 V, 3 ns at 3.3 V 1.2 V 3.6 V 16 Channel 16 Line TSSOP-48
74LVC16373ADGVJ 74LVC16373ADGVJ 規格書 2 Circuit CMOS, TTL LVC 16 Line - 24 mA 6 ns 1.2 V 3.6 V 2 Channel 16 Input TVSOP-48
74LVCH16373ADGVJ 74LVCH16373ADGVJ 規格書 2 Circuit CMOS, TTL LVCH 16 Line - 24 mA 6 ns 1.2 V 3.6 V 2 Channel 16 Input TVSOP-48
發佈日期: 2019-05-27 | 更新日期: 2023-04-26