DS90CR286AT-Q1 LVDS Receiver

Texas Instruments DS90CR286AT-Q1 LVDS Receiver converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data. The receiver data outputs strobe on the output clock's rising edge. The receiver LVDS clock operates at rates from 20 to 66MHz. The DS90CR286AT-Q1 phase-locks to the input LVDS clock, samples the serial bit streams at the LVDS data lines, and converts them into 28-bit parallel output data. At an incoming clock rate of 66MHz, each LVDS input line is running at a bit rate of 462Mbps. This results in a maximum throughput of 1.848Gbps. The DS90CR286AT-Q1 device is enhanced over prior generation receivers due to a wider data valid time on the receiver output.

結果: 2
選擇 圖像 零件編號 製造商 說明 規格書 供貨情況 定價 (HKD) 基於數量按單價篩選表中結果。 數量 RoHS ECAD模型 類型 驅動器數 接收器數 數據率 輸入類型 輸出類型 電源電壓 - 最大值 電源電壓 - 最小值 最低工作溫度 最高工作溫度 安裝風格 封裝/外殼 資格 封裝
Texas Instruments LVDS接口IC 3.3 V Rising Edge Da ta Strobe LVDS Rece A 595-DS90CR286ATDGGQ1 169庫存量
最少: 1
倍數: 1
: 2,000

- 40 C + 105 C SMD/SMT TSSOP-56 AEC-Q100 Reel, Cut Tape, MouseReel
Texas Instruments LVDS接口IC 3.3 V Rising Edge Da ta Strobe LVDS Rece A 595-DS90CR286ATDGRQ1 無庫存前置作業時間 18 週
最少: 102
倍數: 34

Receiver 1 Driver 4 Receiver 1.848 Gb/s LVDS LVCMOS 3.6 V 3 V - 40 C + 105 C SMD/SMT TSSOP-56 AEC-Q100 Tube